Cadence Design Systems Logo

Cadence Design Systems

Senior Principal Verification Engineer

Reposted 11 Days Ago
Be an Early Applicant
In-Office
2 Locations
Senior level
In-Office
2 Locations
Senior level
Lead a team of engineers in verifying digital RTL, develop verification plans, and manage verification environments for high-performance IP.
The summary above was generated by AI
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

Job Overview:

This is an opportunity to join a dynamic and growing team of experienced engineers developing high-performance physical IP for industry-standard protocols.

The candidate will primarily be responsible for leading a team of engineers in the verification of digital RTL and development of re-usable verification components and environments. 

The successful candidate will be a highly motivated self-starter and with strong leadership qualities. 

It is also expected that the candidate will contribute to all aspects of digital verification including flow development, test plan development and execution, functional coverage closure, and code coverage closure.

The ideal candidate will have a fundamental understanding of the end-to-end verification flow in order to accurately and efficiently communicate with all members of the technical staff regarding overall project development progress and status.

The most successful candidates will be able to demonstrate excellent command of fundamental logic principles as well as excellent problem solving and communication skills.

The candidate should be able to work as part of a focused team of engineers and be able to collaborate successfully as needed with design teams, verification teams, project management, and digital and analog design teams in multiple worldwide geographies. 

The Cadence Silicon Solutions Group (SSG) develop leading edge Intellectual Property (IP) for a variety of High-Tech Markets.

Job Responsibilities:

  • Project planning and progress tacking
  • Leading team of 5-15 engineers in the execution of verification tasks 
  • Definition and Management of Verification Plans (vPlans) using Cadence vManager tools
  • Architecture of Verification Environments for complex IP such Multi-protocols PHY
  • Development of UVM-SV Scoreboards for self-checking regressions
  • Development of Functional Coverage as part of Metric Driven Verification Environments
  • Development of SystemVerilog Assertions for use in Formal and Simulation Environments
  • Creation and Management of Automated Regression Environments, e.g. Jenkins
  • Participation in Technical Review Meetings and Checklist Reviews
  • Close Collaboration with Design Engineers to debug complex test scenarios

Job Qualifications:

  • Degree in Electrical/Electronic Engineering, Microelectronics, or a related discipline
  • 12+ years’ experience in microelectronics/EDA industry
  • Experience of Verilog RTL Design essential
  • Experience of Metric Driven Verification (MDV) essential
  • Excellent oral and written English essential
  • Exposure to Standard Protocol knowledge for any of the following areas: PCIe, USB, SATA, Ethernet, Display Port, HDMI
  • Self-motivated with excellent planning, interpersonal, and communication skills

Additional Information:

Cadence is committed to equal employment opportunity and employment equity throughout all levels of the organization. We strive to attract a qualified and diverse candidate pool and encourage diversity and inclusion in the workplace. 

Travel:  <5%    

Be proud and passionate about the work you do. Together, our One Cadence -- One Team culture drives our success.

We’re doing work that matters. Help us solve what others can’t.

We welcome applications from candidates with disabilities and in equity seeking groups. If you have accessibility needs during the application and interview process, we encourage you to make your needs known.

Top Skills

Cadence Vmanager
Display Port
Ethernet
Hdmi
Jenkins
Pcie
Sata
Systemverilog
Usb
Uvm
Verilog

Similar Jobs

15 Days Ago
In-Office
2 Locations
Senior level
Senior level
Cloud • Hardware • Software • Semiconductor
Lead a team of engineers in the verification of digital RTL, manage verification plans, and develop reusable verification components and environments.
Top Skills: Cadence VmanagerJenkinsSystemverilogUvmVerilog
An Hour Ago
In-Office
Toronto, ON, CAN
Mid level
Mid level
Artificial Intelligence • Information Technology • Natural Language Processing • Software • Business Intelligence • Generative AI
The Partner Sales Manager drives growth through strategic partnerships, achieves sales quotas, collaborates with partners, and manages sales pipelines to meet customer needs.
Top Skills: SaaS
An Hour Ago
Hybrid
2 Locations
Mid level
Mid level
Automotive • Big Data • Information Technology • Robotics • Software • Transportation • Manufacturing
The Development Vehicle Fleet Specialist coordinates software updates for development vehicles, supports engineering teams, manages tools, and trains technicians on reflash activities.
Top Skills: CSSHTMLJavaScriptMS OfficeNeovi Fire 2PythonVehiclespy

What you need to know about the Vancouver Tech Scene

Raincouver, Vancity, The Big Smoke — Vancouver is known by many names, and in recent years, it has gained a reputation as a growing hub for both tech and sustainability. Renowned for its natural beauty, the city has become a magnet for professionals eager to create environmental solutions, and with an emphasis on clean technology, renewable energy and environmental innovation, it's attracted companies across various industries, all working toward a shared goal: advancing clean technology.

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account